Alif Semiconductor /AE302F80F5582LE_CM55_HE_View /NPU_HE /NPUHE_PMOVSSET

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as NPUHE_PMOVSSET

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (Val_0x0)EVENT_CNT_0_OVF 0 (Val_0x0)EVENT_CNT_1_OVF 0 (Val_0x0)EVENT_CNT_2_OVF 0 (Val_0x0)EVENT_CNT_3_OVF 0 (Val_0x0)CYCLE_CNT_OVF

EVENT_CNT_3_OVF=Val_0x0, CYCLE_CNT_OVF=Val_0x0, EVENT_CNT_1_OVF=Val_0x0, EVENT_CNT_2_OVF=Val_0x0, EVENT_CNT_0_OVF=Val_0x0

Description

Performance Monitor Overflow Status Set Register

Fields

EVENT_CNT_0_OVF

Set overflow for PMU event counter 0.

0 (Val_0x0): When read, it means the event counter has not overflowed. When written, it has no effect.

1 (Val_0x1): When read, it means the event counter has overflowed. When written, it sets the overflow bit to 1.

EVENT_CNT_1_OVF

Set overflow for PMU event counter 1.

0 (Val_0x0): When read, it means the event counter has not overflowed. When written, it has no effect.

1 (Val_0x1): When read, it means the event counter has overflowed. When written, it sets the overflow bit to 1.

EVENT_CNT_2_OVF

Set overflow for PMU event counter 2.

0 (Val_0x0): When read, it means the event counter has not overflowed. When written, it has no effect.

1 (Val_0x1): When read, it means the event counter has overflowed. When written, it sets the overflow bit to 1.

EVENT_CNT_3_OVF

Set overflow for PMU event counter 3.

0 (Val_0x0): When read, it means the event counter has not overflowed. When written, it has no effect.

1 (Val_0x1): When read, it means the event counter has overflowed. When written, it sets the overflow bit to 1.

CYCLE_CNT_OVF

Set overflow for PMU cycle counter.

0 (Val_0x0): When read, it means the cycle counter has not overflowed. When written, it has no effect.

1 (Val_0x1): When read, it means the cycle counter has overflowed. When written, it sets the overflow bit to 1.

Links

() ()